## Chapter 2

2.1. x + yz

2.2. x

2.6.

- (a) Yes
- (b) Yes
- (c) No

2.7.





2.8.





2.9. 
$$x_1 + x_2 + x_3$$

$$2.10. x_1x_2x_3$$

2.11. 
$$x_1x_3 + x_2x_3 + \overline{x}_2\overline{x}_3$$

$$2.12. x_1\overline{x}_2\overline{x}_3 + x_1\overline{x}_2\overline{x}_4 + x_1x_2x_4$$

2.14. 
$$(x_1 + x_2)(\overline{x}_2 + x_3)$$

2.17. In Figure P2.1 $\alpha$  it is impossible to represent the minterms  $\overline{x}_1\overline{x}_2x_3x_4$  and  $x_1x_2\overline{x}_3\overline{x}_4$ .

In Figure P2.1b, it is impossible to represent the minterms  $x_1x_2\overline{x}_3\overline{x}_4$  and  $x_1x_2x_3\overline{x}_4$ .

2.18.



2.19. 
$$x_2x_3 + x_1\overline{x}_3$$

2.20. 
$$\overline{x}_1 x_3 + x_1 \overline{x}_3 + x_2 x_3$$

Another possibility is

$$\overline{x}_1x_3 + x_1\overline{x}_3 + x_1x_2$$

2.21. 
$$(x_1 + x_3)(\overline{x}_1 + x_2 + \overline{x}_3)$$

2.22. 
$$(x_1 + x_2)(\overline{x}_1 + \overline{x}_3)$$

2.25. 
$$\overline{x}_1 x_3 + \overline{x}_1 x_2 + x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3$$

```
2.30.
               LIBRARY ieee;
               USE ieee.std_logic_1164.all;
               ENTITY prob2_30 IS
                    PORT ( x1, x2, x3, x4 : IN
                                                    STD_LOGIC ;
                             f1, f2
                                            : OUT STD_LOGIC);
               END prob2_30;
               ARCHITECTURE LogicFunc OF prob2_30 IS
               BEGIN
                    f1 \le (x1 \text{ AND NOT } x3) \text{ OR } (x2 \text{ AND NOT } x3) \text{ OR}
                           NOT x3 AND NOT x4) OR (x1 AND x2) OR
                           x1 \text{ AND NOT } x4);
                    f2 \le (x1 \text{ OR NOT } x3) \text{ AND } (x1 \text{ OR } x2 \text{ OR NOT } x4) \text{ AND}
                           x2 OR NOT x3 OR NOT x4);
               END LogicFunc;
```

## 2.31. LIBRARY ieee ;